Title
InGaAs-InP mesa DHBTs with simultaneously high f(T) and f(max) and low C-cb/I-c ratio

Permalink
https://escholarship.org/uc/item/19d4798x

Journal
IEEE Electron Device Letters, 25(5)

ISSN
0741-3106

Authors
Griffith, Zach
Dahlstrom, M
Urteaga, M
et al.

Publication Date
2004-05-01

Peer reviewed
InGaAs–InP Mesa DHBTs With Simultaneously High $f_T$ and $f_{\text{max}}$ and Low $C_{cb}/I_c$ Ratio


Abstract—We report an InP–InGaAs–InP double heterojunction bipolar transistor (DHBT), fabricated using a conventional triple mesa structure, exhibiting a 370-GHz $f_T$ and 459-GHz $f_{\text{max}}$, which is to our knowledge the highest $f_T$ reported for a mesa InP DHBT—as well as the highest simultaneous $f_T$ and $f_{\text{max}}$ for any mesa HBT. The collector semiconductor was undercut to reduce the base–collector capacitance, producing a $C_{cb}/I_c$ ratio of 0.28 ps/V at $V_{\text{cb}} = 0.5$ V. The $V_{\text{BR.CEO}}$ is 5.6 V and the devices fail thermally only at $>18$ mW/µm$^2$, allowing de bias from $J_e = 4.8$ mA/µm$^2$ at $V_{\text{ce}} = 3.9$ V to $J_e = 12.5$ mA/µm$^2$ at $V_{\text{ce}} = 1.5$ V. The device employs a 30 nm carbon-doped InGaAs base with graded base doping, and an InGaAs–InAlAs superlattice grade in the base–collector junction that contributes to a total depleted collector thickness of 150 nm.

Index Terms—Heterojunction bipolar transistor (HBT).

I. INTRODUCTION

W

ITH THE deployment of 40 Gb/s time-division multiplexing (TDM)-based fiber IC chipsets underway, improvements in transistor design and performance are being pursued for the development of systems operating at 160 Gb/s and higher. To realize such systems, the heterojunction bipolar transistor (HBT) specifications require an $f_T$ and $f_{\text{max}}$ greater than 440 GHz, a breakdown voltage $V_{\text{BR.CEO}}$ exceeding 3 V, operating current density $J_e$, greater than 10 mA/µm$^2$ at $V_{\text{cb}} = 0$ V, and low base–collector capacitance ($C_{cb}/I_c < 0.5$ ps/V) [1]. These HBTs would also permit microwave analog-to-digital converters (ADC) of increased bandwidth. Improving a transistor so that all digital circuits making use of it become faster involves proportionally, reducing all capacitances and transit times, while keeping constant the device $I_e$, $g_m$, and parasitic resistances ($R_{hlk}$, $R_{lce}$). This can be accomplished by a combination of a thinner collector, narrower emitter and collector junctions, lower specific contact resistances, and increased operating current density [2].

At a given scaling generation, defined by the minimum emitter feature size, different transistor layer structures are preferred so as to obtain a differing balance of device parasitics that are more suited for the particular application, i.e., millimeter-wave tuned amplifiers benefit from high $f_{\text{max}}$ and can tolerate appreciably lower $f_T$. The minimum gate delay of a digital IC in contrast is not determined by an algebraic function of $f_T$ and $f_{\text{max}}$ [3], but instead by a set of time constants of which $C_{cb} \Delta V_{\text{logic}}/I_c$ is a major contributor. In selecting the collector thickness $T_c$ for minimum gate delay, attention must be given to all delay terms because while $C_{cb} \Delta V_{\text{logic}}/I_c \propto T_c$, the high $g_m$ associated with thin collector’s results in both significant device self-heating [4] and an increased $I_{E_R_{\text{ce}}}$ voltage drop.

Prior to this work, the highest $f_T$ reported for an InP double heterojunction bipolar transistor (DHBT) was 351 GHz using a 150-nm collector, 25-nm base, and an InGaAsP base–collector grade [5]. The highest $f_{\text{max}}$ reported for a mesa InP DHBT is 492 GHz using a 150-nm collector, 30-nm base, and an InGaAsP base–collector grade [6]. Here, we report a 370-GHz $f_T$ and 459-GHz $f_{\text{max}}$. InP-InGaAs–InP mesa DHBT, the highest $f_T$ for a mesa InP DHBT [7], and a record low $C_{cb}/I_c$ ratio = 0.28 ps/V at $V_{\text{cb}} = 0.5$ V.

II. DESIGN

Given the junction dimensions currently feasible in our laboratory, a 150-nm collector depletion thickness was selected through digital circuit gate-delay expressions [1], [2] and the maximum current density this collector thickness can support. The maximum current density before collector field collapse is

$$J_{\text{max}} \approx 2 \varepsilon \nu_{\text{eff}} \frac{(V_{\text{cb}} + V_{\text{cb,min}} + 2\phi)}{T_C^2}$$

where $\varepsilon$ is the effective collector electron velocity, $V_{\text{cb,min}}$ is the voltage required for full collector depletion at $J_e = 0$, and $\phi$ is the internal junction potential—approximately equal to the base bandgap. The collector capacitance charging time during a data transition $\tau \propto C_{cb} \Delta V_{\text{logic}}/I_c$ is therefore

$$\tau \propto \frac{C_{cb} \Delta V_{\text{logic}}}{I_c} = \frac{\Delta V_{\text{logic}}}{A_{\text{collector}}} \left( \frac{A_{\text{emitter}}}{2 \nu_{\text{eff}}} \right)$$

If the HBT operating current density can be maintained at $J_{\text{max}}$, then $C_{cb} \Delta V_{\text{logic}}/I_c$ often the dominant delay in HBT digital ICs [1], [2], is proportional to $T_c$, the collector thickness. To increase digital circuit speed, the collector must be thinned, but
not to the point the HBTs cannot operate at \( J_{\text{max}} \) due to either excessive device self-heating [3] or excessive voltage drop \( I_{E}R_{\text{on}} \) on the emitter parasitic resistance. As \( T_{e} \) is reduced and \( \theta_{\text{Kir}} \) consequently increased, progressive reductions in thermal resistance \( \theta_{1A} \) and emitter parasitic resistance \( \rho_{e} \) are therefore required, in addition to narrowing the emitter junction for reduced \( R_{\text{th}} \) per unit emitter area.

Low base resistance \( R_{\text{th}} \) is desirable for both low gate delay and high \( f_{\text{max}} \). The InGaAs base is heavily doped for low base contact resistance, and a combination of a doping grade and thin 30-nm base both increase dc current gain and decrease base transit time. Details of the base and collector layer design are given in [8]. Contacts to the subcollector are on 12.5 nm of \( n^{+} \) InGaAs above the \( n^{+} \) InP. The InGaAs portion of the subcollector acts as an etch stop layer and is needed to maintain low \( \rho_{c} \). Recognizing that the thermal conductivity of bulk InGaAs (0.048 W/(cm·K)) is much lower than InP (0.68 W/(cm·K)), the InGaAs subcollector is kept thin to minimize thermal resistance to the substrate to enable high device operating current density \( J_{e} \) [4].

### III. GROWTH AND FABRICATION

The epitaxial material was grown by IQE Inc. on a 3-in SI-InP wafer and the HBTs were fabricated in an all-wet-etch, triple-mesa process. Emitter contact widths vary from 0.4–2.0 \( \mu \)m and self-aligned base contacts extend 0.3, 0.5, or 1 \( \mu \)m on each side of the emitter metal. To reduce the external base–collector capacitance of the device underneath the base contact, the active semiconductor was over etched during formation of the base–collector junction producing 200 nm of undercut. After device passivation with polyimide, a single layer of metal forms device interconnects.

### IV. RESULTS

Standard transmission line measurement (TLM) show the base \( \rho_{b} \approx 603 \Omega \) and \( \rho_{c} \approx 20 \Omega \cdot \mu m^{2} \), collector \( \rho_{c} \approx 12 \Omega \) and \( \rho_{c} \approx 9 \Omega \cdot \mu m^{2} \), and the emitter \( \rho_{e} \approx 10–15 \Omega \cdot \mu m^{2} \). The HBTs have a dc current gain \( \beta \) of 8–11 and the breakdown voltage \( V_{BR,CEO} \) is 5.6 V. Fig. 1 shows common emitter current–voltage (I–V) characteristics.

Thermal resistance \( \theta_{1A} \) and device junction temperature were measured using the method of Liu [9]. An HBT with a 0.6-\( \mu \)m emitter junction width exhibits a \( \Delta T \approx 132 \) K emitter junction-to-ambient temperature increase when dissipating 18 mW/\( \mu m^{2} \). The devices fail thermally only at > 18 mW/\( \mu m^{2} \), allowing dc bias from \( J_{e} = 4.8 \) mA/\( \mu m^{2} \) at \( V_{ce} = 3.9 \) V to \( J_{e} = 12.5 \) mA/\( \mu m^{2} \) at \( V_{ce} = 1.5 \) V. Note that the collector junction may be substantially hotter than the emitter junction due to the combined effects of heat removal from the emitter through the emitter interconnect metal, and the high thermal resistance of the InGaAs base layer.

Our 5–30- and 75–110-GHz RF measurements were performed using on-wafer line-reflect-line (LRL) calibration structures, as well as open-short-line-thru (OSLT) calibration in the 5–30 GHz band. Because different on-wafer pad structures are required, the 5–30- and 75–110-GHz data is taken from different devices having the same dimensions. The HBTs exhibited a simultaneous maximum 370-GHz \( f_{T} \) and 459-GHz \( f_{\text{max}} \) (Fig. 2) at \( I_{e} = 35 \) mA and \( V_{ce} = 1.3 \) V (\( J_{e} = 8.3 \) mA/\( \mu m^{2} \), \( V_{cb} = 0.35 \) V). The devices have a (0.6 \times 7) \( \mu m^{2} \) emitter junction and 1.7-\( \mu m \) base-mesa width. At these dc bias conditions and HBT dimensions, the devices experience an emitter to ambient temperature increase of \( \Delta T \approx 75 \) K. In addition, comparisons of \( h_{22} \equiv dI_{e}/dI_{b} \) for the measured dc common-emitter \( I–V \) characteristics (Fig. 1) and the low-frequency RF values (Fig. 2) are in good agreement with each other, \( \approx 26 \) dB. Fig. 3
shows the variation of $C_{eb}/I_e$ versus operating current density $J_e$ and $V_{ce}$ for use in emitter coupled logic (ECL) circuit design. For HBTs biased as ECL emitter followers ($V_{ce} = 0$ V, $J_e = 5.5$ mA/μm$^2$), the minimum $C_{eb}/I_e$ before Kirk effect is 0.75 ps/V while for ECL current steering HBTs ($V_{ce} = 0.6$ V, $J_e > 8$ mA/μm$^2$), $C_{eb}/I_e \leq 0.28$ ps/V.

The improvements in HBT performance compared to [8] are due to decreased base and emitter contact resistances, increased current density, and a collector undercut of 200 nm. The measured HBT performance is consistent with an HBT finite element model [2] using the measured contact and sheet resistivities, the known device geometry, and values of base electron diffusivity and collector electron velocity extracted from a set of measurements on similar DHBTs on the wafer.

REFERENCES


